Ep792: Sandy Saper | ASIC Design Manager, Ready Group
20MinuteLeaders20 Apr 2022

Ep792: Sandy Saper | ASIC Design Manager, Ready Group

Sandy Saper joined Ready in 2020 as ASIC & FPGA Design Manager. Sandy brings over 20 years of experience in managing complex SOC’s for wireless, communications & automotive applications. His experience encompasses all aspects of the SOC development cycle from requirements, specifications, architecture, design, verification, circuit, backend and silicon validation. Sandy has a proven record of managing multidisciplinary development teams and execution of projects efficiently and effectively. Prior to joining Ready Sandy was Director of Engineering at Verisense, before that he was R&D Department Manager at Freescale Semiconductors. Sandy holds a B.Sc. in Electrical Engineering from the Technion Institute of Technology, in Haifa, Israel

Populärt inom Business & ekonomi

badfluence
framgangspodden
varvet
rss-borsens-finest
svd-ledarredaktionen
rss-svart-marknad
lastbilspodden
borsmorgon
avanzapodden
rss-dagen-med-di
fill-or-kill
rss-kort-lang-analyspodden-fran-di
rikatillsammans-om-privatekonomi-rikedom-i-livet
affarsvarlden
rss-inga-dumma-fragor-om-pengar
tabberaset
dynastin
uppgang-och-fall
rss-placerapodden
rss-badfluence